## Advanced core/multishell germanium/silicon nanowire heterostructures: Morphology and transport

S. A. Dayeh,<sup>1,a)</sup> A. V. Gin,<sup>2</sup> and S. T. Picraux<sup>1</sup> <sup>1</sup>Center for Integrated Nanotechnologies, Los Alamos National Laboratory, MS K771, Los Alamos, New Mexico 87544, USA <sup>2</sup>Center for Integrated Nanotechnologies, Sandia National Laboratories, MS 1303, Albuquerque, New Mexico 87185, USA

(Received 29 January 2011; accepted 14 March 2011; published online 22 April 2011)

A precise level of control over morphology and transport in germanium/silicon core/multishell semiconductor nanowires is attained by interface engineering. Epitaxial *in situ* growth of such advanced heterostructures is achieved, enabling smooth and crystalline shell quality without *ex situ* thermal or chemical treatment. Transport simulation predicts such heterostructures with engineered energy band-edges will exhibit enhanced on-currents and transconductances over traditional device designs. Based on this synthesis approach, a  $2 \times$  improvement in experimental hole mobility, transconductance, and on-currents is demonstrated for heterostructures with smooth surface morphologies compared to those with rough surface morphologies and record normalized on-currents for p-type field effect transistors are achieved. © 2011 American Institute of Physics. [doi:10.1063/1.3574537]

The formation of high quality epitaxial core/shell materials composed of a semiconducting nanowire (NW) surrounded by one or more single crystal shells offers the opportunity for additional control of charge transport in nanostructures.<sup>1–6</sup> While many NW core/shell materials systems have recently gained interest,<sup>7–11</sup> NWs based on the germanium/silicon (Ge/Si) system with its 4.1% lattice mismatch are among the most interesting from technological and basic band gap engineering perspectives.<sup>1,5,12,13</sup>

To avoid issues of Au diffusion which often accompany the synthesis of Ge/Si core/shell NWs, we utilize a growth procedure we have recently introduced that exploits a low temperature axial Si blocking layer to inhibit Au diffusion.<sup>14</sup> Here, we demonstrate *in situ* fabrication of single crystalline Ge/Si multishell radial heterostructured field effect transistors (HFETs) with and without Au diffusion and show how this approach allows NW heterostructure designs with significantly improved transconductances and hole mobilities. Our core/multishell design with engineered composition and doping demonstrate the highest reported maximum oncurrents for p-type devices, an aspect of great importance for increased transistor switching speeds.

Figures 1(a)-1(d) show transmission electron microscope images near the center of Ge NWs grown from 10, 30, 50, and 100 nm diameter Au colloids followed by a 2 min Ge shell deposition at a temperature of 410 °C without a Si interfacial barrier layer. Rough NW surface morphology was observed indicative of locally Au-enhanced shell deposition due to Au diffusion on the NW sidewalls. With the addition of the low temperature Si interfacial barrier layer the resultant Ge shell surface is extremely smooth for diameters  $\geq$ 30 nm as shown in Figs. 1(e)–1(h). For the smallest NW diameter, Au was not found at the tips of those NWs in Figs. 1(a) and 1(e) indicating loss of Au in both cases (with and without a Si blocking layer) during Ge shell growth, as expected for sufficiently small diameters.<sup>14</sup> For the same growth time and temperature, the presence of Au on the NW

surface leads to an enhanced growth rate of  $\sim 0.375$  nm/s [Figs. 1(e)-1(h)] whereas growth of the Ge shell without the presence of Au on the surface proceeds at a growth rate of  $\sim 0.21$  nm/s [Figs. 1(i)-1(l)]. Thus, the effect of a monolayer of Au on the surface is to both catalyze faster deposition rates and significantly increase surface roughness. For the core/shell NW growth with a Si interfacial barrier layer, the shell sidewall growth is smooth and a slight axial elongation occurs in conjunction with the radial shell deposition. These results demonstrate clear evidence of the effectiveness and importance of this growth procedure in inhibiting Au diffusion on the Ge NW sidewalls for the growth of high quality Ge shell layers. In addition, dopant incorporation through such controlled shell growth allows conformal and uniform distribution of dopant atoms, unlike the longitudinally nonuniform dopant incorporation during nominal NW growth resulting from mixed VLS and VS dopant deposition.<sup>15</sup>

The *in situ* single-growth technique demonstrated in Fig. 1 for Ge/Ge core/shell NWs can also be extended to single crystal Ge/Si core/shell NWs in a single growth run without postgrowth chemical or thermal treatment. Since high temperatures and/or low SiH<sub>4</sub> partial pressures have been found to generally induce Au diffusion on Si NWs,<sup>16</sup> maintaining a SiH<sub>4</sub> partial pressure during transition from the Ge to Si growth temperature, in addition to the low temperature Si barrier layer, was necessary to avoid Au diffusion in the growth of the Si shells. Figures 1(i)-1(k) show a sequence of TEM images of Ge/Si core/shell NWs grown from 10, 30, and 50 nm diameter Au colloids without a Si barrier layer and without maintaining SiH<sub>4</sub> partial pressure during temperature ramp up, which results in Au diffusion and rough Si shell morphology. With a low temperature Si interfacial barrier layer and a SiH<sub>4</sub> partial pressure of 125 mTorr during temperature ramp up, Au diffusion on the Ge NW sidewalls was avoided and single crystal Ge/Si core/shell NWs were grown in a single growth run as demonstrated in Figs. 1(1)-1(n). The Si shell thickness was chosen to be  $\sim 3$  nm, which is within the coherent critical thickness limit for all Ge

0003-6951/2011/98(16)/163112/3/\$30.00

<sup>&</sup>lt;sup>a)</sup>Electronic mail: shadi@lanl.gov.



FIG. 1. (Color online) [(a)-(d)] TEM images of Ge NWs grown from Au colloids at 276 °C and subject to temperature ramp up to 410 °C followed by deposition of Ge shells at 410 °C for 2 min [(e)-(h)], same as in [(a)-(d)], however, with a low temperature Si blocking layer step between core and shell growth. [(i)-(k)] TEM images of Ge/Si core/shell NWs without a low temperature Si barrier layer. [(1)-(n)] TEM images of Ge/Si core/shell NWs without a SiH4 input during temperature ramp (10 min) and Si shell deposition (7 min). Inset: (m) is a magnified image near the wire surface. Inset: (l) is an EDX line scan across the diameter of a 16 nm diameter Ge/Si core/shell NW.

core diameters<sup>17</sup> and hence, ensures high crystalline quality of the Si shells without misfit dislocations.

The growth procedure developed here has the advantage of providing multishell growth, fully enabling band gap engineering and control over radial distribution of charge carrier densities to further enhance the performance of Ge/Si heterostructures over previous approaches. To investigate the effects of radial doping profiles on the performance of Ge/Si core/multishell HFETs, we employed three-dimensional (3D) SILVACO ATLAS semiclassical simulations within the framework of the drift-diffusion mode-space method.<sup>18</sup> Three doping situations were considered; (i) 6 nm i-Ge core/1 nm p<sup>+</sup>-Ge shell  $(10^{19} \text{ cm}^{-3})/2$  nm i-Si shell; (ii) 7 nm p-Ge core  $(2.2 \times 10^{18} \text{ cm}^{-3})/2$  nm i-Si shell; and (iii) i-Ge core/ i-Si shell. For the doped core/shell NWs (cases i and ii), the dopant densities were chosen such that the total areal charge density remains constant for direct comparison. A 2 nm  $Si_3N_4$  gate dielectric was used for all three cases.<sup>1</sup>

Figure 2(c) shows the simulated transfer curves for the three situations discussed above. The i-Ge/p<sup>+</sup>-Ge/i-Si core/ multishell NW heterostructure provides larger carrier density near the Ge/Si interface [Fig. 2(b)] leading to a larger gate capacitance and therefore higher transconductances and on-currents compared to the uniformly doped p-Ge core/i-Si shell case. The i-Ge/i-Si core/shell NWs with no doping is



FIG. 2. (Color online) (a) Illustration of a Ge/Si core/multishell NW structure used as an input for Silvaco Atlas 3D simulations. (b) simulations: energy band-edge diagram and free hole density radial distribution for i) 6 nm/1 nm/2 nm i-Ge core/p<sup>+</sup>-Ge/i-Si with p<sup>+</sup>-Ge=10<sup>19</sup> cm<sup>-3</sup> (solid line), and for ii) 7 nm core/2 nm radial p-Ge/i-Si with p-Ge= $2.2 \times 10^{18}$  cm<sup>-3</sup> (dashed line), with similar areal doping densities. (c) Simulated transfer curves for the doping scenarios described in text showing higher on-current, and therefore higher transconductance for core/multishell approach. (d)  $I_{off}$  for the core/multishell approach as function of Ge-shell acceptor doping density ( $N_A$ ).

seen to result in the lowest transconductance. Our simulations also indicate that too high of Ge-shell doping levels can lead to high  $I_{off}$  [Fig. 2(d)] and show the trade-off between high  $I_{on}$  and high  $I_{on}/I_{off}$  ratio for optimizing core/shell transistor performance.

These device architectures for multishell NWs with designed doping profiles can be grown with our core/shell growth method described here and the resulting on-current performance is found to give improvements over single shell Ge/Si NW HFETs reported previously.<sup>20</sup> In Fig. 3, we compare the transport properties of i-Ge/p<sup>+</sup>-Ge/i-Si core/



FIG. 3. (Color online) (a) Oblique-angle SEM image of a Ge/Si core/ multishell NW HFET. (b) Measured output curves for two devices without (solid lines) and with (dashed lines) Au diffusion both for the same gate voltage steps and same  $L_G$ =500 nm. (c) Transfer curves of HFET devices with and without Au diffusion on devices with two different channel lengths showing higher on-currents and transconductances for the case of no Au diffusion. (d) Plot of the transconductance as a function of  $V_{SD}$ , the slope of which gives the mobility-capacitance product, which is ~2× higher for the NWs with no Au diffusion.

Author complimentary copy. Redistribution subject to AIP license or copyright, see http://apl.aip.org/apl/copyright.jsp

multishell NW HFETs grown with and without Au diffusion. Figure 3(a) shows an oblique-angle scanning electron microscope (SEM) image of an HFET device based on a i-Ge/p<sup>+</sup>-Ge/i-Si core/multishell NW heterostructure. The output curves from 500 nm channel length HFET devices are shown in Fig. 3(b). The solid lines are measured from heterostructure NWs with no Au diffusion and the dashed lines are obtained from NWs with Au diffusion present on their surface during the core/shell growth. Transfer curves for the same devices as well as for 400 nm channel length HFET devices are shown in Fig. 3(c). The measured on-currents and transconductances from NW HFETs with no Au diffusion are  $\sim 2 \times$  higher than those measured on NW HFETs with persistent Au diffusion on their sidewalls.

The intrinsic transconductance,  $g_m = \mu_h C_g V_{SD} / L_G^2$ , where  $\mu_h$  is the hole mobility,  $C_g$  is the gate capacitance,  $V_{SD}$  is the source-drain voltage bias, and  $L_G$  is the physical gate length.<sup>21</sup> The mobility-capacitance product can therefore be expressed as

$$\mu_h C_g = L_G^2 \,\partial g_m / \partial V_{SD}. \tag{1}$$

Thus, the slope of the  $g_m$  versus  $V_{SD}$  for the same gate length  $L_G$  enables direct comparison of the mobility-capacitance product for the NW devices with and without Au diffusion. Figure 3(d) shows a plot of  $g_m$  versus  $V_{SD}$  for  $L_G$ =400 nm and  $L_G = 500$  nm, where the  $\mu_h C_g$  product for the case of no Au diffusion is  $\sim 2 \times$  greater than with Au diffusion. The ratio of the gate capacitances (oxide capacitance in series with the Si barrier capacitance),  $C_g$  (no-Au)/ $C_g$  (with-Au), is  $\sim 1.14^{22}$  Since the NWs have similar radial dopant profiles, we can conclude that the significant enhancements in transconductances and on-currents for the case of Ge/Si core/ multishell NW HFETs with no Au diffusion compared to those with Au diffusion are due to an  $\sim 1.75 \times$  enhancement in the hole mobilities  $(\mu_h)$ . We note that the contact resistances for both types of wires are much lower than the NW channel resistances, precluding contact resistance effects in the observed output and transfer characteristics in Fig. 3 and the analysis above. Further, core/shell NWs with Au diffusion have lower contact resistances than those grown without Au diffusion, which in turn would lead to higher currents if the mobility for both types of wires were the same, contrary to our experimental observations. The maximum measured current for another device that utilized an  $L_G=400$  nm with a total Ge diameter of 61 nm, was even higher with 122  $\mu$ A at  $V_{SD}=0.5$  V. The normalized on-current corresponding to the physical dimensions of the device and the applied  $V_{SD}$ bias can be expressed as  $I_{max}=I_{SD}L_G/\pi dV_{SD}$ . This results in a normalized  $I_{\text{max}}$ =509  $\mu$ A/V, more than two times greater than the previous best value of 211  $\mu$ A/V.<sup>23</sup> The higher on-currents obtained in our NW multishell devices are enabled by the radial shell doping, which shift the carrier concentrations closer to the gate compared to previous uniform i-Ge/i-Si core/shell NW approaches [Fig. 2(b)]. To achieve even high overall performance of these HFETs, future studies could use higher k dielectric gate insulators, interfaces with lower surface state densities than the Si/Si<sub>3</sub>N<sub>4</sub> interfaces used here and conformal wrap-around gates to simultaneously achieve high  $I_{on}$ , low  $I_{off}$  and steeper turn-on characteristics, however this letter is beyond the scope of this report.

Our growth-by-design approach is demonstrated to further extend electrostatic control in radial FET device architectures for enhanced transport performance by engineering radial energy band-edge and dopant profiles. This controlled epitaxial Si shell growth capability paves the way for experimental determination of the coherent core and shell thicknesses in Ge/Si core/shell NWs and identification of the types of misfit dislocations that arise upon strain relaxation. It will also enable exploration of the influence of strain on charge transport properties without the introduction of additional NW growth and device processing variables such as *ex situ* chemical or thermal treatments.

This research was funded in part by the Laboratory Directed Research and Development Program at Los Alamos National Laboratory and performed, in part, at the Center for Integrated Nanotechnologies, a U.S. Department of Energy, Office of Basic Energy Sciences user facility at Los Alamos National Laboratory (Contract No. DE-AC52-06NA25396) and Sandia National Laboratories (Contract No. DE-AC04-94AL85000).

- <sup>1</sup>G. Liang, J. Xiang, N. Kharche, G. Klimeck, C. M. Lieber, and M. Lundstrom, Nano Lett. **7**, 642 (2007).
- <sup>2</sup>R. Peköz and J.-Y. Raty, Phys. Rev. B 80, 155432 (2009).
- <sup>3</sup>X. Peng and P. Logan, Appl. Phys. Lett. **96**, 143119 (2010).
- <sup>4</sup>L. Yang, R. N. Musin, X.-Q. Wang, and M. Y. Chou, Phys. Rev. B 77, 195325 (2008).
- <sup>5</sup>W. Lu, J. Xiang, B. P. Timko, Y. Wu, and C. M. Lieber, Proc. Natl. Acad. Sci. U.S.A. **102**, 10046 (2005).
- <sup>6</sup>M. Amato, M. Palummo, and S. Ossicini, Phys. Rev. B **79**, 201302 (2009).
- <sup>7</sup>L. J. Lauhon, M. S. Gudiksen, D. Wang, and C. M. Lieber, Nature (London) **420**, 57 (2002).
- <sup>8</sup>F. Qian, S. Gradecak, S. Y. Li, C.-Y. Wen, and C. M. Lieber., Nano Lett. 5, 2287 (2005).
- <sup>9</sup>C.-H. Lee, J. Yoo, Y.-J. Doh, and G.-C. Yi, Appl. Phys. Lett. **94**, 043504 (2009).
- <sup>10</sup>P. Parkinson, H. J. Joyce, Q. Gao, H. H. Tan, X. Zhang, J. Zou, C. Jagadish, L. M. Herz, and M. B. Johnston, Nano Lett. 9, 3349 (2009).
- <sup>11</sup>J. W. W. van Tilburg, R. E. Algra, W. G. G. Immink, M. Verheijen, E. P. A. M. Bakkers, and L. P. Kouwenhoven, Semicond. Sci. Technol. 25, 024011 (2010).
- <sup>12</sup>Y. Hu, H. O. H. Churchill, D. J. Reilly, J. Xiang, C. M. Lieber, and C. M. Marcus, Nat. Nanotechnol. 2, 622 (2007).
- <sup>13</sup>J. Xiang, A. Vidan, M. Tinkham, R. M. Westervelt, and C. M. Lieber, Nat. Nanotechnol. 1, 208 (2006).
- <sup>14</sup>S. A. Dayeh, N. H. Mack, J. Y. Huang, and S. T. Picraux, Appl. Phys. Lett. (to be published).
- <sup>15</sup>D. E. Perea, E. R. Hemesath, E. J. Schwalbach, J. L. Lensch-Falk, P. W. Voorhees, and L. J. Lauhon, Nat. Nanotechnol. 4, 315 (2009).
- <sup>16</sup>P. Madras, E. Dailey, and J. Drucker, Nano Lett. 9, 3826 (2009).
- <sup>17</sup>K. L. Kavanagh, Semicond. Sci. Technol. **25**, 024006 (2010).
- <sup>18</sup>Additional details for device simulator are available online at: http:// www.silvaco.com/products/vwf/atlas/device3d/device3d\_br.html.
- <sup>19</sup>Surface state effects are not included here and are expected to enhance hole densities in the Ge NW core at the Ge/Si interface and reduce the gate-coupling to the channel such that transconductances over-all will be reduced, and subthreshold slopes and off-currents will increase. See, for example, S. A. Dayeh, Semicond. Sci. Technol. 25, 024004 (2010).
- <sup>20</sup>J. Xiang, W. Lu, Y. Hu, Y. Yu, H. Yan, and C. M. Lieber, Nature (London) 441, 489 (2006).
- <sup>21</sup>S. A. Dayeh, D. P. R. Aplin, X. Zhou, P. K. L. Yu, E. T. Yu, and D. Wang, Small 3, 326 (2007).
- <sup>22</sup>The i-Ge/p<sup>+</sup>-Ge/i-Si has a radial thickness of ~19 nm/3 nm/2.5 nm for the NW with no Au diffusion and ~16.5 nm/3 nm/6 nm for the NW with Au diffusion. In each case the gate dielectric was a 10 nm thick Si<sub>3</sub>N<sub>4</sub> PECVD layer with dielectric constant ~3–4. The ratio of the gate capacitance (oxide capacitance) of the NW HFET with no Au diffusion to that with Au diffusion is ~1.14.
- <sup>23</sup>Y. Hu, J. Xiang, G. Liang, H. Yan, and C. M. Lieber, Nano Lett. 8, 925 (2008).