# Structural and Room-Temperature Transport Properties of Zinc Blende and Wurtzite InAs Nanowires

By Shadi A. Dayeh, Darija Susac, Karen L. Kavanagh, Edward T. Yu,\* and Deli Wang\*

Here, direct correlation between the microstructure of InAs nanowires (NWs) and their electronic transport behavior at room temperature is reported. Pure zinc blende (ZB) InAs NWs grown on SiO<sub>2</sub>/Si substrates are characterized by a rotational twin along their growth-direction axis while wurtzite (WZ) InAs NWs grown on InAs (111)B substrates have numerous stacking faults perpendicular to their growth-direction axis with small ZB segments. In transport measurements on back-gate field-effect transistors (FETs) fabricated from both types of NWs, significantly distinct subthreshold characteristics are observed ( $I_{on}/I_{off} \sim 2$  for ZB NWs and  $\sim 10^4$  for WZ NWs) despite only a slight difference in their transport coefficients. This difference is attributed to spontaneous polarization charges at the WZ/ZB interfaces, which suppress carrier accumulation at the NW surface, thus enabling full depletion of the WZ NW FET channel. 2D Silvaco-Atlas simulations are used for ZB and WZ channels to analyze subthreshold current flow, and it is found that a polarization charge density of  ${\geq}10^{13}\,\text{cm}^{-2}$  leads to good agreement with experimentally observed subthreshold characteristics for a WZ InAs NW given surface-state densities in the  $5 \times 10^{11}$ - $5 \times 10^{12}$  cm<sup>-2</sup> range.

# 1. Introduction

The vapor–liquid–solid growth of semiconductor nanowires (NWs) has enabled realization of engineered electronic and optoelectronic 1D nanostructures with outstanding promise for device applications.<sup>[1]</sup> Realization of this promise requires understanding of their growth mechanism,<sup>[2]</sup> crystal structure,<sup>[3]</sup> and carrier transport behavior.<sup>[4]</sup> Understanding the relationships between these NW properties is vital to exploiting their full potential for reliable and reproducible device characteristics. This is particularly important for III–V compound semiconductor NWs for which metastable crystal structures are observed with various growth techniques.<sup>[5]</sup>

[\*] Prof. E. T. Yu, Prof. D. Wang, S. A. Dayeh Department of Electrical and Computer Engineering University of California, San Diego
9500 Gilman Drive, La Jolla, CA 92093-0407 (USA)
E-mail: ety@ece.ucsd.edu; dwang@ece.ucsd.edu
Dr. D. Susac, Prof. K. L. Kavanagh
Physics Department, Simon Fraser University
8888 University Drive, Burnaby, BC V5A 1S6 (Canada)

DOI: 10.1002/adfm.200801307



2102

In this paper, we directly correlate the microstructure and room-temperature transport behavior of individual InAs NWs. From transmission electron microscopy (TEM) studies, we distinguished between pure zinc blende (ZB) NWs and wurtzite (WZ) NWs containing stacking faults and small ZB segments. Through detailed device analysis on back-gate NW field-effect transistors (NWFETs), we found insignificant differences in the extracted transport coefficients even though the extrinsic subthreshold characteristics exhibited significantly different behavior for both types of NWs. We show with 2D transport simulations that these differences in subthreshold characteristics can be explained by the presence of polarization charges in the twinned WZ NWs, which compensate surface charges and enable full depletion of the NW channel.

# 2. Structural Properties of InAs NWs Grown on $SiO_2$ and InAs (111)B Surfaces

The InAs NWs were grown in a home-built metal-organic chemical vapor deposition system utilizing Au colloids, trimethylindium, and arsine precursors in H<sub>2</sub> carrier gas and a chamber pressure of 100 Torr (1 Torr = 133.322 Pa). The optimal growth conditions for obtaining uniform NW morphology on a SiO<sub>2</sub>/Si substrate were found to be a substrate temperature of 350  $^\circ C$  and a molar V/III ratio of 25.<sup>[6]</sup> Figure 1a shows a typical fieldemission scanning electron microscopy (FE-SEM) image of InAs NWs grown on a SiO<sub>2</sub>/Si substrate where the NWs grew in random orientations with respect to the surface orientation of the substrate. For a growth time of 15 min, the InAs NW diameters were in the range of 35-80 nm, and their lengths exceed  $10 \,\mu$ m, making them suitable for fabricating long channel NWFETs for transport characterization. Figure 1b shows a TEM image of an InAs NW grown on SiO<sub>2</sub>/Si. In general, NWs with diameters of  $\geq$ 40 nm had a twin boundary along their growth-direction axis and exhibited the ZB crystal structure with the  $\langle 110 \rangle$  growth direction as indicated in the diffraction pattern of Figure 1b. Figure 1c and d show high resolution TEM (HR-TEM) images of the ZB InAs NW taken at two different sections of the twin





**Figure 1.** InAs NWs grown on SiO<sub>2</sub> substrate: a) Top view FE-SEM image. b) Bright field TEM image. The inset is the corresponding diffraction pattern of the same NW indicating a ZB crystal structure with a  $\langle 220 \rangle$  growth orientation. c,d) Lattice fringes of the same ZB InAs NW with inset FFT patterns of the top and bottom portions showing [011] and [114] pole orientations, respectively. The dashed line in (b–d) highlights the interface between the twinned NW segments.

boundary, which is highlighted by the white dashed line. Fast Fourier transform (FFT) patterns of the TEM data taken at the top (Fig. 1c) or bottom (Fig. 1d) confirmed a common  $\langle 110 \rangle$  growth direction.

The growth conditions and crystal structure of InAs NWs grown on InAs (111)B substrates were quite different from those on SiO<sub>2</sub>/Si substrates. The optimal growth conditions for obtaining uniform NWs on InAs (111)B substrates were a growth temperature of 500  $^{\circ}$ C with a molar V/III ratio of 60.<sup>[2f]</sup> Figure 2a shows an FE-SEM image of InAs NWs grown on an InAs (111)B substrate where the NWs grew epitaxially normal to the growth substrate. For a growth time of 5 min, the NW lengths were  $\sim$ 3  $\mu$ m, and their diameters were  $\sim$ 55 nm. Figure 2b shows an HR-TEM image of an InAs NW grown on InAs (111)B substrate with its diffraction pattern indicating a WZ crystal structure and [0002] growth direction. It can be noted from Figure 2b that this mostly WZ NW had small ZB segments (one larger section is labeled) in addition to stacking faults perpendicular to the growth-direction axis and twin boundaries separating small ZB sections. Stacking faults were only visible at certain pole-axis orientations, as illustrated in Figure 2c and d, where the NW region near the tip was imaged at the  $[0\overline{1}10]$  and [2110] pole directions, respectively. Stacking faults present in these wires were not visible when imaging along the  $[0\overline{1}10]$  pole. The density of these planar defects was independent of the growth temperature (450-500 °C) and the V/III ratio (20-60), and thus of the NW diameter and morphology, as shown in Figure S1 (Supplementary Information).



**Figure 2.** InAs NWs grown on InAs (111)B substrate: a) FE-SEM image with a 45°-tilted view. b) HR-TEM image showing lattice fringes with its corresponding diffraction pattern indicating a WZ crystal structure with a [0002] growth direction. Stacking faults are clearly visible and a small ZB segment is highlighted by two white lines. c) HR-TEM image at the InAs/Au tip taken with an electron beam direction (pole) of  $[0\bar{1}10]$ . d) HR-TEM image of the same NW section in (c) rotated to a pole axis of  $[2\bar{1}\bar{1}0]$  where stacking faults in this section are visible. e) Schematic of the WZ crystal structure with ABAB layer stacking along the [0001] direction. f) Schematic of the ZB crystal structure with ABCA layer stacking along the [111] direction.

It has been suggested that the surface energies of the NW facets may lead to preferential nucleation at triple phase interfaces, which may favor the formation of WZ NWs for III–V semiconductors at high supersaturations.<sup>[7]</sup> For InAs NWs/ whiskers, nearest-neighbor distances and lattice constants are very close for ZB and WZ crystals<sup>[5a]</sup> leading to small differences in system energies,<sup>[8,9]</sup> which in turn results in metastable multiphase structures. During layer by layer growth, a simple change in the atomic stacking sequence from the WZ ABAB to the ZB ABCA structure is sufficient to switch between the two crystal variants, as shown in Figure 2e and f. In general, for growth temperatures of 350 °C or less, ZB InAs NWs have been observed,<sup>[5b,6,10]</sup> whereas growth temperatures of 390 °C or above resulted in mainly WZ InAs NWs with stacking faults and ZB segments.<sup>[5a–c,11]</sup>



# 3. Transport Properties of InAs NWs Grown on SiO<sub>2</sub> and InAs (111)B Surfaces

Back-gate NWFETs fabricated on 100 nm SiO<sub>2</sub>/Si using both types of NWs displayed distinct subthreshold characteristics. Figure 3 shows the output and transfer curves for back-gate ZB and WZ InAs NWFETs with equal source-drain separation,  $L_{SD} = 3.4 \,\mu\text{m}$ . The inset of Figure 3a shows an FE-SEM image of a representative back-gate InAs NWFET. Since the transport properties, and the extracted transport coefficients thereafter, can be influenced by surface states,<sup>[12]</sup> the potential between the gate and source,  $V_{GS}$ , was swept at a constant rate (50 mV s<sup>-1</sup>) and in the same direction (from -20 to +20 V) during the measurements of all 17 devices discussed in this paper. In Figure 3, we note the following: i) The ZB NWs exhibited poor subthreshold characteristics with the ratio of the on and off current at  $I_{\rm on}/I_{\rm off}$  < 2 (Fig. 3c), whereas the WZ NWs show far better subthreshold characteristics with  $I_{\rm on}/I_{\rm off} \sim 10^4$  (Fig. 3d). This difference will be the focus of discussion in the following sections of the paper. ii) The measured currents (and current densities) at the same  $V_{GS}$  and source–drain potential ( $V_{DS}$ ) are larger for the ZB NWFETs than for the WZ NWFETs by about one order of magnitude (Fig. 3a and 3b). This is due to differences in contact resistances  $(R_c)$  extracted from the transmission line method; the  $R_c$  of ZB is 1480  $\Omega$  whereas that of WZ is 11 280  $\Omega$ (Fig. S2, Supplementary Information).<sup>[13]</sup> iii) Both types of NWFETs showed an increase in the current at negative V<sub>GS</sub> values that were below the threshold voltage  $(V_t)$ , owing to long surface-



**Figure 3.** Output characteristics of long channel ( $L_{SD} = 3.4 \,\mu$ m) back-gate InAs NWFETs ( $V_{GS} = -20$  to +20 V in 10 V steps) made from a) ZB ( $D_{NW} \sim 81$  nm) and b) WZ ( $D_{NW} \sim 60$  nm) InAs NWs. Inset of (a) is a SEM image of a representative back-gate NWFET device. c) Transfer characteristics of the NW in (a) showing  $I_{on}/I_{off} < 2$  and d) of the NW in (b) showing  $I_{on}/I_{off} > 10^4$  at  $V_{DS} = 0.5$  V.  $I_{DS}$  is the source–drain current.

state trapping/detrapping time constants (on the order of tens of seconds)<sup>[12]</sup> and ambipolar transport. These trends were observed for all NW diameters  $(D_{NW})$  and  $L_{SD}$  values used in the NWFETs. As the channel length increased, the gate transconductance increased as a function of  $1/L_{SD}$  (see Fig. S3), and the  $I_{on}/I_{off}$  ratio was significantly reduced for WZ NWs, as expected. Figure 4 shows the output and transfer curves of a relatively short-channel WZ InAs NWFET with  $L_{SD} = 835$  nm, determined from high magnification FE-SEM images after transport measurements. The output curves in Figure 4a show breakdown characteristics, attributed to impact ionization,<sup>[14]</sup> for high V<sub>DS</sub> values of a few hundred mV. The transfer curves of the short-channel NWFET (Fig. 4b) exhibited lower  $I_{\rm on}/I_{\rm off}$  ratios (~10) than those of the long-channel case (Fig. 3d), due to short-channel effects, which become severe at  $L_{SD} \sim 1 \,\mu m$  for this device structure under ideal conditions, i.e., without taking into account interface state capacitance.<sup>[15]</sup>

In order to calculate the transport coefficients of these devices, we had to extract the intrinsic output and transfer curves by taking into account the series and leakage resistances. This was done based on a simple DC equivalent model that was previously discussed in detail.<sup>[4e,12]</sup> Here, the series resistance at the source (and drain) side was  $R_c/2$ . The leakage resistance,  $R_{\text{leak}}$ , was calculated from the output and transfer curves for each of the 17 devices under consideration ( $R_{\text{leak}} \sim 5 \times 10^3 \text{--}1 \times 10^5 \Omega$  for ZB NWs and  $2 \times 10^5 \text{--}2 \times 10^9 \Omega$  for WZ NWs). These values were dictated by the high  $I_{\text{off}}$  value for the ZB NWFET and the low one for the WZ NWFET. Table 1 and 2 summarize the NWFETs

device dimensions, measured resistance (*R*) and transconductance (g<sub>m</sub>), and extracted mobility ( $\mu$ ) and carrier concentration (*n*) for all 17 ZB and WZ devices. The average values of the free carrier concentration and mobility are the following:  $n_{\rm av}(ZB) = 6.4 \times 10^{17} \, {\rm cm}^{-3}$ ,  $n_{\rm av}(WZ) = 8.5 \times 10^{17} \, {\rm cm}^{-3}$ ,  $\mu_{\rm av}(ZB) = 2200 \, {\rm cm}^2 \, {\rm V}^{-1} \, {\rm s}^{-1}$ , and  $\mu_{\rm av}(WZ) = 1700 \, {\rm cm}^2 \, {\rm V}^{-1} \, {\rm s}^{-1}$ . The slight difference in the mobility values and carrier concentration cannot account for the distinct subthreshold characteristics of the ZB and WZ NWFETs.

# 4. Electronic Structure of WZ/ZB InAs NWs

To explain the difference in the subthreshold characteristics, we instead consider the electronic structure of the WZ/ZB InAs interface. The optical properties of rotationally twinned InP NWs were recently correlated with their twinned crystal structure<sup>[16]</sup> based on the energy band-edge offsets of the WZ/ZB heterostructure interface.<sup>[17]</sup> For bulk InAs, the band offsets are  $\Delta E_c = 86 \text{ meV}$  for the conduction band and  $\Delta E_v = 46 \text{ meV}$  for the valence band with staggered band-edge alignment at the WZ/ZB heterointerface.<sup>[17]</sup> Photoluminescence measurements of InAs–InP core/shell NWs<sup>[18]</sup> and InAs<sub>x</sub>P<sub>1-x</sub> NWs<sup>[11b]</sup>



indicated an energy bandgap increase of  ${\sim}150\,\text{meV}$  (without subtracting strain-induced band shift) and  ${\sim}120\,\text{meV}$  (by extrapolation to pure InAs), respectively. Theoretical predictions of the bandgap increase in WZ with respect to ZB InAs NWs suggest a lower value of  ${\sim}55\,\text{meV},^{[9]}$  which is close to that calculated for bulk InAs.<sup>[17]</sup> In this work, we used bulk band-edge offsets as input parameters to a 2D Silvaco-Atlas simulator for



**Figure 4.** a) Output characteristics of a relatively short-channel back-gate WZ InAs NWFET with  $L_{SD} \sim 835$  nm and  $D_{NW} \sim 57$  nm ( $V_{GS} = -20$  to +20 V in 2.5 V step). b) Transfer characteristics of the same NW in (a) showing  $I_{on}/I_{off} < 10^2$  at  $V_{DS} = 0.5$  V.

Table 1. Device dimensions and average extracted transport coefficients for the ZB InAs NWFET devices.

| Device | L <sub>SD</sub> [µm] | D <sub>NW</sub> [nm] | $R$ [k $\Omega$ ] | g <sub>m</sub> [µS] | $\mu \; [\mathrm{cm^2}\; \mathrm{V^{-1}} \cdot \mathrm{s^{-1}}]$ | n [cm <sup>-3</sup> ]    |
|--------|----------------------|----------------------|-------------------|---------------------|------------------------------------------------------------------|--------------------------|
| D3     | 4.4                  | 72                   | 10.1              | 1.5                 | 1610                                                             | $6.8 	imes 10^{17}$      |
| D7     | 3.6                  | 53                   | 12.0              | 1.8                 | 1730                                                             | $1.1\times10^{17}$       |
| D4     | 3.5                  | 67                   | 58.7              | 1.2                 | 1360                                                             | $\rm 6.4 \times 10^{17}$ |
| D18    | 3.4                  | 81                   | 35.9              | 2.8                 | 4010                                                             | $4.1\times10^{17}$       |
| D15    | 3.4                  | 52                   | 82.2              | 5.1                 | 4630                                                             | $7.1\times10^{17}$       |
| D14    | 1.7                  | 38                   | 27.1              | 2.7                 | 1460                                                             | $1.5\times10^{18}$       |
| D10    | 1.6                  | 62                   | 7.5               | 8.8                 | 500                                                              | $3.5\times10^{17}$       |
| D5     | 1.6                  | 74                   | 4.1               | 4.3                 | 2400                                                             | $6.0\times10^{17}$       |
| D13    | 1.5                  | 97                   | 6.8               | 3.2                 | 1650                                                             | $7.4\times10^{16}$       |
| D8     | 0.75                 | 56                   | 4.5               | 8.1                 | 2600                                                             | $1.3\times10^{18}$       |

 $\begin{tabular}{ll} \textbf{Table 2.} Device dimensions and average extracted transport coefficients for the WZ InAs NWFET devices. \end{tabular}$ 

| Device | L <sub>SD</sub> [μm] | D <sub>NW</sub> [nm] | R [k $\Omega$ ] | g <sub>m</sub> [μS] | $\mu \; [\mathrm{cm^2}\; \mathrm{V^{-1}} \cdot \mathrm{s^{-1}}]$ | n [cm <sup>-3</sup> ] |
|--------|----------------------|----------------------|-----------------|---------------------|------------------------------------------------------------------|-----------------------|
| C6     | 4.8                  | 41                   | 60.2            | 1.0                 | 1330                                                             | $1.7 	imes 10^{18}$   |
| C1     | 3.4                  | 61                   | 28.2            | 2.2                 | 1980                                                             | $8.6\times10^{17}$    |
| C7     | 3.3                  | 61                   | 34.8            | 1.8                 | 1350                                                             | $3.8\times10^{17}$    |
| C5     | 2.9                  | 51                   | 44.3            | 1.2                 | 880                                                              | $1.2\times10^{18}$    |
| C4     | 1.2                  | 53                   | 60.2            | 5.4                 | 2350                                                             | $3.3\times10^{17}$    |
| C8     | 0.8                  | 57                   | 14.2            | 4.2                 | 2120                                                             | $1.0\times10^{18}$    |
| C2     | 0.7                  | 45                   | 14              | 8.4                 | 1990                                                             | $4.1 \times 10^{17}$  |

calculating the current–voltage (I-V) characteristics of device structures having material compositions and thicknesses similar to those used in experiment.

Figure 5a shows the device structure used in the 2D simulations, which consisted of a highly doped n-type Si substrate used as the back-gate, a 100 nm thick SiO<sub>2</sub> layer, and an InAs channel with Ti/Al source-drain electrodes. The device shown in Figure 5a represents the twinned WZ/ZB NWs with a 3.5 nm ZB section inserted every 28.5 nm of WZ sections, which was found to be the average value over the entire length of WZ NWs based on TEM studies. For simulation accuracy, the *x*-mesh spacing used was 0.8 Å in the ZB segments and 6 Å in the WZ segments, restricting the channel length to a maximum of 400 nm. The energy bandgaps and electron affinities were adjusted such that the band offsets in the WZ/ZB heterointerfaces were equal to those of the bulk as depicted in Figure 5b.<sup>[17]</sup> The mobilities and contact resistances that were calculated in the experiment were inputted into the simulator in the case of pure ZB and WZ/ZB channels. A doping density of  $5 \times 10^{16} \text{ cm}^{-3}$  and donor-type<sup>[19]</sup> surface-state density (fixed positive charges) of  $\sim 10^{12} \text{ cm}^{-2}$  were used to obtain free carrier concentration values similar to those extracted from experi- $\operatorname{ments.}^{[20]}$  Large band offsets, such as in the case of InAs NWs with InP segments inserted along their axis, have previously led to improved subthreshold characteristics relative to those of homogenous InAs NWs.<sup>[21]</sup> Carrying out I-V simulations for the device shown in Figure 5a with these input parameters discussed above (including WZ/ZB band offsets) resulted in similar subthreshold characteristics to those of the pure ZB case. The band offsets for the WZ/ZB channel did not result in enhanced turn off characteristics similar to those obtained in experiment. Thus, band offsets alone cannot explain the significant difference in the subthreshold characteristics between the ZB and the WZ/ZB NWs.

It is known that hexagonal crystals have nonzero spontaneous polarization, which will lead to polarization fields and charges at the opposite {0001} faces of the crystal,<sup>[22]</sup> as shown schematically in Figure 5c. Such polarization charges have not been considered before in the context of WZ III–V NWs. The presence of these spontaneous polarization charges, which are in the form of sheet charges perpendicular to the direction of current flow, will lead to electric field modulation across the channel length, in the absence (or presence) of any applied external fields. The negative polarization charges will compensate the positive ones that are induced by surface states, which typically result in electron accumulation at the InAs surface.<sup>[23]</sup> Figure 5d shows a simulated



#### a) SiO InAs 0.1 b) 86 meV 0.0 Ev (eV) -0.1 380 meV 340 meV -0.2 ы -0.3 46 meV -0.4 20 40 60 x (nm) C) $+\sigma$ $+\sigma$ $+\sigma$ ·σ $\sigma$ $-\sigma$ d) 1.2 1.0 0. (10<sup>6</sup> V/cm) Ec, Ev (eV) 0.0 0.6 -0.2 0 2 -0 0.0 20 80 40 60 x (nm)

**Figure 5.** a) Device structure used for 2D Silvaco-Atlas simulation showing 3.5 nm ZB sections inserted every 28.5 nm of WZ, which was based on the HRTEM image of Figure 3d with a total  $L_{SD}$  of 400 nm. b) Energy band-edge profile of a small section along the channel length plotted at thermal equilibrium, showing band-edge discontinuity and alignment at the WZ/ZB interface in the absence of interface charges. c) Spontaneous polarization charge distribution at the WZ/ZB heterointerface. d) Energy-band profile and electric field for the same section in (b), plotted in the presence of  $10^{13}$  cm<sup>-2</sup> spontaneous polarization charges. The variable, *x*, refers to the distance from the source electrode.

plot of the field,  $E_{\text{Field}}$ , and energy band-edge profiles at thermal equilibrium for the device structure in Figure 5a and in the presence of polarization charges at the WZ/ZB heterointerfaces that lead to accumulation and depletion at the opposite faces of the WZ crystals. The spontaneous polarization charge density for WZ InAs has not been calculated before. For hexagonal crystals, such as GaN, AlN, InN, and ZnO, the spontaneous polarization charges are  $1.81 \times 10^{13}$ ,  $5 \times 10^{13}$ ,  $2 \times 10^{13}$ , and  $3.56 \times 10^{13} \text{ cm}^{-2}$ , respectively, all of which are comparable to  $10^{13} \text{ cm}^{-2}$  for

the spontaneous polarization charge density of InAs, which was introduced at the edges of the WZ/ZB segments of the channel in the following simulations. We note that strain-induced piezoelectric charges in the InAs/InP double barrier NW heterostrcuctures<sup>[25]</sup> have been used to explain the asymmetry of tunnel resonance peaks with the polarity of applied voltage.<sup>[26]</sup> In the WZ NWs subjected to these studies, the average lattice spacing of the {0001} planes was 0.3536 nm, deduced from the average of six HRTEM images (Fig. S4); this is 1.1% larger than the bulk value of ZB InAs (0.3498 nm). Using the calculated piezoelectric coefficient for ZB InAs in the (111) direction,<sup>[27]</sup> we estimated a piezoelectric charge density of  $\sim 5 \times 10^{11} \text{ cm}^{-2}$ , which is 1–2 orders of magnitude lower than that required to observe the experimental subthreshold trends (as we show below) and of typical spontaneous polarization charge density in WZ materials.

# 5. Spontaneous Polarization Charge Effects in WZ/ZB InAs NWs

Figure 6a and b show contour plots of the free carrier concentration in the simulated ZB and WZ back-gate InAs NWFETs, which were obtained at  $V_{\rm GS} = -20$  V,  $V_{\rm DS} = 0.5$  V, and a surface-state density of  $10^{12}$  cm<sup>-2</sup>. In the WZ case, a spontaneous polarization charge of  $10^{13}$  cm<sup>-2</sup> for the WZ/ZB channel was used. The top portion of the ZB channel still shows electron accumulation, whereas field modulation due to the presence of spontaneous polarization charges in the WZ/ZB case leads to depletion that penetrates throughout the body of the channel. This is further illustrated in Figure S5 (Supplementary Information), which shows line-cut profiles of carrier density and energy band-edge diagrams along the x- and y-directions. Figure 6c-f show the output and transfer curves (at  $V_{DS} = 0.1 \text{ V}$ ) for both device structures. Similar trends to those obtained in experiment were reproduced in these simulations. Specifically, it can be seen that the ZB channel resulted in poor subthreshold characteristics and the WZ channel resulted in  $I_{\rm on}/I_{\rm off}$  > 10, which is consistent with that obtained experimentally for the short-channel InAs NWFET case shown in Figure 4b. The current increase for negative  $V_{GS}$  values below  $V_t$  was due to hole inversion at the gate side of the channel (Fig. S5c-d, Supplementary Information), which resulted in ambipolar transport (transient effects were not considered in these simulations). The lower current values in the simulations for both ZB and WZ/ZB channels were most likely due to the underestimated mobilities in our measurements<sup>[12]</sup> and the different geometry between them. Nonetheless, the experimentally observed trends in the subthreshold characteristics were reproduced in simulation when the effect of spontaneous polarization charges was taken into account.

The spontaneous polarization charge density that was used in the simulations discussed above was  $10^{13}$  cm<sup>-2</sup>. To obtain a better understanding of what polarization charge density is required to deplete the InAs channel in the WZ/ZB NW, we performed a set of simulations to calculate the  $I_{on}/I_{off}$  ratio while changing the surface-state density in the range of  $1 \times 10^{11}$ – $5 \times 10^{12}$  cm<sup>-2</sup> and assuming a spontaneous polarization density of  $5 \times 10^{11}$ – $1 \times 10^{14}$  cm<sup>-2</sup>. Figure 7 shows the results of these simulations,

2106



**Figure 6.** 2D simulation results showing contour plots of carrier concentration across the length and depth of an InAs slab within a) a pure ZB device and b) a WZ/ZB InAs heterostructure device. The contour plots were extracted at  $V_{DS} = 0.5$  V and  $V_{GS} = -20$  V, and they show stronger depletion in (b) penetrating deeper across the channel body. Output characteristics for c) ZB devices and d) WZ/ZB devices with  $V_{GS} = -20$  to +20 V in +5 V steps. Transfer characteristics at  $V_{DS} = 0.1$ V for e) ZB devices and f) WZ/ZB devices. The trends observed in the output and transfer curves are similar to those experimentally obtained for the fabricated FETs showing stronger depletion for the WZ devices with ZB segments inserted across the channel length. The current was normalized to a 60 nm × 60 nm slab with  $L_{SD} = 400$  nm.

again for a back-gate 400 nm InAs channel with a 100 nm thick SiO<sub>2</sub> layer. For a surface-state density  $\leq 2.5 \times 10^{12} \, \text{cm}^{-2}$ , a polarization charge density of  $\sim 10^{13}$  cm<sup>-2</sup> was required to obtain significant current modulation in the InAs channel. This value is dependent on the width of the ZB segments (3.5 nm considered here) and their density across the channel length. The values of surface-state density are comparable to what has been previously estimated for InAs NWs,<sup>[12,20,21]</sup> and those of the spontaneous polarization charge density are also comparable to what has been obtained for hexagonal crystals.<sup>[24]</sup> As the density of spontaneous polarization charges was increased, surface accumulation was further compensated, and the threshold voltage shifted toward 0 V. High densities of polarization charges  $(n_{\rm pol} \ge 4 \times 10^{13} \, {\rm cm}^{-2})$  resulted in complete depletion of the InAs channel, which explains the reduction in the  $I_{\rm on}/I_{\rm off}$  ratio for  $n_{\rm pol} \ge 10^{13} \, {\rm cm}^{-2}$ .

### 6. Conclusions

In summary, we have correlated the microstructure and transport properties of individual InAs NWs to elucidate the origin of dramatic differences in subthreshold current for NWFETs fabricated from InAs NWs grown on SiO<sub>2</sub>/Si and InAs (111) B substrates. From NWFET measurements and analyses, we found that pure ZB NWs grown on SiO<sub>2</sub>/Si exhibit poor subthreshold characteristics when compared to WZ NWs with small ZB segments grown on InAs (111)B. We attribute this difference to the presence of spontaneous polarization charges at the WZ/ZB interface. These polarization charges create negative fields that lead to depletion of the NW surface, surpassing carrier accumulation caused by interface charges. This is confirmed by 2D Silvaco-Atlas simulations in which the trends in the subthreshold characteristics for WZ/ZB NWs have been reproduced only when polarization charges of  $\sim 10^{13} \text{ cm}^{-2}$  at the WZ/ZB interface were inserted. These results provide new insights and considerations into the design of electronic devices utilizing VLSgrown InAs NWs.

### 7. Experimental

*Growth*: InAs NW growth was performed in a horizontal home-built organometallic vapor-phase epitaxy (OMVPE) reactor at a pressure of 100 Torr (1 Torr = 133.322 Pa) with trimethylindium (TMIn) and arsine (AsH<sub>3</sub>) precursors in 1.2 slm (standard liters per minute) H<sub>2</sub> carrier gas. Au colloids (40 nm diameter, Ted Pella, California, USA) were dispersed from solution on cleaned substrates pretreated with poly-L-lysine, which were then loaded into the OMVPE reactor. The temperature was ramped up at a rate of ~2 °C s<sup>-1</sup>, and allowed to stabilize at the growth temperature in a H<sub>2</sub> atmosphere. The reaction precursors were introduced for the duration of the growth run, after which AsH<sub>3</sub> flow was maintained

during the cool down period for 2 min followed by a 2 min H<sub>2</sub> purge; the reactor was then left with a N<sub>2</sub> atmosphere until sample removal. For uniform NW growth, a temperature of 350 °C and a molar V/III ratio of 25 were found to be optimal for NW growth on SiO<sub>2</sub>/Si surfaces, whereas a temperature of 500 °C with a V/III ratio of 60 were found to be optimal for NW growth on InAs (111)B surfaces.

Device Fabrication and Characterization: The grown NWs were then sonicated in ethanol solution for 7 s to suspend them in the solution and were then transferred to a 100 nm SiO<sub>2</sub>/n<sup>+</sup>Si substrate with a prepatterned indexed grid with alignment marks. Optical microscopy was used to determine the location of the randomly dispersed NWs on this grid structure. Patterning of contacts using electron beam lithography followed by 15 nm/85 nm Ti/Al metallization and a standard liftoff process were used to create ohmic contacts to the NWs. Current–voltage characteristics were then obtained with an HP 4155 semiconductor parameter analyzer (California, USA) in air at room temperature. The device dimensions were measured after electrical measurements under the highest attainable magnification using an FEI XL 30 FE-SEM (Oregon, USA) operating at 30 kV acceleration voltage.







**Figure 7.** Plot of  $I_{on}/I_{off}$  as a function of polarization charges at the WZ/ZB heterostructure for different surface-state (fixed positive charge) density values simulated for  $V_{DS} = 0.1 \text{ V}$  and  $V_{GS} = +20 \text{ V}(I_{on})$  and  $V_{GS} = -20 \text{ V}(I_{off})$ . A polarization charge density of  $\sim 10^{13} \text{ cm}^{-2}$  or higher was required to obtain strong current/carrier modulation in the channel for reasonable values of surface-state densities.

# Acknowledgements

We would like to thank the Office of Naval Research (ONR-Nanoelectronics), National Science Foundation (ECS-0506902), Sharp Labs of America, Natural Science and Engineering Research Council (Canada), and Canadian Institute for Photonic Innovations for financial support. We also thank Prof. Paul K. L. Yu for providing access to his MOCVD for NW synthesis. Supporting Information is available online from Wiley InterScience or from the author.

> Received: September 3, 2008 Published online: May 12, 2009

- a) C. Thelander, P. Agarwal, S. Brongersma, J. Eymery, L. F. Feiner, A. Forchel, M. Scheffler, M. Riess, B. J. Ohlsson, U. Gösele, L. Samuelson, *Mater. Today* 2006, *9*, 28. b) Y. Li, F. Qian, J. Xiang, C. M. Lieber, *Mater. Today* 2006, *9*, 18. c) P. J. Pauzauskie, P. Yang, *Mater. Today* 2006, *9*, 36. d) A. I. Hockbaum, R. Chen, R. D. Delgado, W. Liang, E. C. Garnett, M. Najarian, A. Majumdar, P. Yang, *Nature* 2008, *451*, 163. e) K. Haraguchi, T. Katsyama, K. Hiruma, K. Ogawa, *Appl. Phys. Lett.* 1992, *60*, 745.
- [2] a) K. A. Dick, K. Deppert, L. S. Karlsson, L. R. Wallenberg, L. Samuelson, W. Seifert, Adv. Funct. Mater. 2005, 15, 1603. b) J. C. Harmand, G. Patriarche, N. Péré-Laperne, M.-N. Mérat-Combes, L. Travers, F. Glas, Appl. Phys. Lett. 2005, 87, 203101. c) H. D. Park, S. M. Prokes, M. E. Twig, R. C. Cammarata, A.-C. Gaillot, Appl. Phys. Lett. 2006, 89, 223125. d) Y. Wang, V. Schmidt, S. Senz, U. Gösele, Nat. Nano 2006, 1, 186. e) S. Kodambaka, J. Tersoff, M. C. Reuter, F. M. Ross, Science 2007, 316, 729. f) S. A. Dayeh, E. T. Yu, D. Wang, Nano Lett. 2007, 7, 2486.
- [3] a) A. Mikkelsen, N. Sköld, L. Ouattara, M. Borgström, J. N. Andersen, L. Samuelson, W. Seifert, E. Lundgren, *Nat. Mater.* 2004, *3*, 519. b) J. Johansson, L. S. Karlsson, C. P. T. Svensson, T. Mårtensson, B. A. Wacaser, K. Deppert, L. Samuelson, W. Seifert, *Nat. Mater.* 2006, *5*, 574.
- [4] a) C. Thelander, M. T. Björk, M. W. Larsson, A. E. Hansen, L. R. Wallenberg, L. Samuelson, *Solid State Commun.* 2004, 131, 573. b) Y.-D. Doh, J. A. van

Dam, A. L. Roest, E. P. A. M. Bakkers, L. P. Kouwenhoven, S. De Franceschi, *Science* **2005**, *309*, 272. c) Y. Li, J. Xiang, F. Qian, S. Gradečak, Y. Wu, H. Yan, D. A. Blom, C. M. Lieber, *Nano Lett.* **2006**, *6*, 1468. d) J. Xiang, W. Lu, Y. Hu, Y. Wu, H. Yan, C. M. Lieber, *Nature* **2006**, *441*, 489. e) S. A. Dayeh, D. P. R. Aplin, X. Zhou, P. K. L. Yu, E. T. Yu, D. Wang, *Small* **2007**, *3*, 326. f) J. E. Allen, E. R. Hemesath, D. E. Perea, J. L. Lensch-Falk, Z. Y. Li, F. Yin, M. H. Gass, P. Wang, A. L. Bleloch, R. E. Palmer, L. J. Lauhon, *Nat. Nanotechnol.* **2008**, *3*, 168.

- [5] a) K. Takahashi, T. Moriizumi, Jpn. J. Appl. Phys. 1966, 5, 657. b) M. Koguchi, H. Kakibayashi, M. Yasawa, K. Hiruma, T. Katsuyama, Jpn. J. Appl. Phys. 1992, 31, 2061. c) K. Hiruma, M. Yazawa, T. Katsuyama, K. Ogawa, K. Haraguchi, M. Koguchi, H. Kakibayashi, J. Appl. Phys. 1995, 77, 447. d) I. P. Soshnikov, G. E. Cirlin, A. A. Tonkikh, Y. B. Samsonenko, V. G. Dubovskii, V. M. Ustinov, O. M. Gorbenko, D. Litvinov, D. Gerthsen, Phys. Solid State 2005, 47, 2121. e) M. A. Verheijen, G. Immink, T. de Smet, M. Borgström, E. P. A. M. Bakkers, J. Am. Chem. Soc. 2006, 128, 1353. f) P. K. Mohseni, C. Maunders, G. A. Botton, R. R. La Pierre, Nanotechnology 2007, 18, 445304.
- [6] S. A. Dayeh, E. T. Yu, D. Wang, J. Phys. Chem. C 2007, 111, 13331.
- [7] F. Glas, J.-C. Harmand, G. Patriarche, Phys. Rev. Lett. 2007, 99, 146101.
- [8] T. Akiyama, K. Sano, K. Nakamura, T. Ito, Jpn. J. Appl. Phys 2006, 9, L275.
- [9] Z. Zanolli, F. Fuchs, J. Furthmüller, V. von Barth, F. Bechstedt, Phys. Rev. B 2007, 75, 245121.
- [10] Q. Hang, F. Wang, P. D. Carpenter, D. Zemlyanov, D. Zakharov, E. A. Stach, W. E. Buhro, D. B. Janes, *Nano Lett.* 2008, *8*, 49.
- [11] a) M. T. Björk, A. Fuhrer, A. E. Hansen, M. W. Larsson, L. E. Fröberg, L. Samuelson, *Phys. Rev. B* 2005, *72*, 201307. b) Z. Zanolli, M.-E. Pistol, L. E. Fröberg, L. Samuelson, *J. Phys: Condens. Matter* 2007, *19*, 295219.
- [12] a) S. A. Dayeh, C. Soci, E. T. Yu, D. Wang, *Appl. Phys. Lett.* 2007, *90*, 162112.
   b) S. A. Dayeh, C. Soci, E. T. Yu, D. Wang, *J. Vac. Sci. Technol. B* 2007, *25*, 1427.
- [13] TEM analysis indicated a thicker  $In_2O_3$  layer for the WZ NWs. Here, both types of wires (which were fabricated on the same chip) were dipped in a concentrated buffered oxide etch solution (49%) for 15 s.
- [14] S. M. Sze, K. K. Ng, Physics of Semiconductor Devices, 3rd ed., Wiley Interscience, Hoboken, NJ, USA 2007, Ch. 6.
- [15] Y. Taur, T. H. Ning, *Fundamentals of Modern VLSI Devices*, Cambridge University Press, Cambridge, UK **1998**, Ch. 3. Here,  $L_{SD}$  is less than  $2(\epsilon_{InAs}\epsilon_{SIO2}^{-1}t_{ox} + D_{NW})$ , which is  $\sim 1 \mu m$ , indicating that short channel effects were severe for this device.  $\epsilon_{InAs}$ ,  $\epsilon_{SIO2}$ , and  $t_{ox}$ , are the dielectric constants of InAs and SiO<sub>2</sub> and the oxide thickness, respectively.
- [16] J. Bao, D. C. Bell, F. Capasso, J. B. Wagner, T. Mårtensson, J. Trägårdh, L. Samuelson, Nano Lett. 2008, 8, 836.
- [17] M. Murayama, T. Nakayama, Phys. Rev. B 1994, 49, 4710.
- [18] J. Trägårdh, A. I. Persson, J. B. Wagner, D. Hessman, L. Samuelson, J. Appl. Phys. 2007, 101, 123701.
- [19] C. Affentauschegg, H. H. Wieder, Semicond. Sci. Technol. 2001, 16, 708.
- [20] a) S. A. Dayeh, E. T. Yu, D. Wang, Small 2009, 5, 77. b) S. A. Dayeh, D. Susac, K. L. Kavanagh, E. T. Yu, D. Wang, Nano Lett. 2008, 8, 3114.
- [21] E. Lind, A. I. Persson, L. Samuelson, L.-E. Wernersson, Nano Lett. 2006, 6, 1842.
- [22] H. Mokoç, Nitride Semiconductors and Devices, Vol. 32, Springer-Verlag, Berlin, Germany 1999, Ch. 1.
- [23] M. Noguchi, K. Hirakawa, T. Ikoma, Phys. Rev. Lett. 1991, 66, 2243.
- [24] F. Bernadini, V. Fiorentini, D. Vanderbilt, Phys. Rev. B 1997, 56, 10024.
- [25] M. Zervos, L.-F. Feiner, J. Appl. Phys. 2004, 95, 281.
- [26] M. T. Björk, B. J. Ohlsson, C. Thelander, A. I. Persson, K. Deppert, L. R. Wallenberg, L. Samuelson, Appl. Phys. Lett. 2002, 81, 4458.
- [27] S. Adachi, J. Appl. Phys. 1982, 53, 8775.